Effects of post-deposition vacuum annealing on film characteristics of p-type \( \text{Cu}_2\text{O} \) and its impact on thin film transistor characteristics

Sanggil Han, Kham M. Niang, Girish Rughoobur, and Andrew J. Flewitt

Citation: \textit{Appl. Phys. Lett.} \textbf{109}, 173502 (2016); doi: 10.1063/1.4965848
View online: http://dx.doi.org/10.1063/1.4965848
View Table of Contents: http://aip.scitation.org/toc/apl/109/17
Published by the \textit{American Institute of Physics}
Effects of post-deposition vacuum annealing on film characteristics of p-type Cu$_2$O and its impact on thin film transistor characteristics

Sanggil Han, Kham M. Niang, Girish Rughoobur, and Andrew J. Flewitt

Electrical Engineering Division, Cambridge University, 9 JJ Thomson Avenue, Cambridge CB3 0FA, United Kingdom

(Received 14 June 2016; accepted 8 October 2016; published online 24 October 2016)

Annealing of cuprous oxide (Cu$_2$O) thin films in vacuum without phase conversion for subsequent inclusion as the channel layer in p-type thin film transistors (TFTs) has been demonstrated. This is based on a systematic study of vacuum annealing effects on the sputtered p-type Cu$_2$O as well as the performance of TFTs on the basis of the crystallographic, optical, and electrical characteristics. It was previously believed that high-temperature annealing of Cu$_2$O thin films would lead to phase conversion. In this work, it was observed that an increase in vacuum annealing temperature leads to an improvement in film crystallinity and a reduction in band tail states based on the X-ray diffraction patterns and a reduction in the Urbach tail, respectively. This gave rise to a considerable increase in the Hall mobility from 0.14 cm$^2$/V·s of an as-deposited film to 28 cm$^2$/V·s. It was also observed that intrinsic carrier density reduces significantly from 1.8 × 10$^{16}$ to 1.7 × 10$^{13}$ cm$^{-3}$ as annealing temperature increases. It was found that the TFT performance enhanced significantly, resulting from the improvement in the film quality of the Cu$_2$O active layer: enhancement in the field-effect mobility and the on/off current ratio, and a reduction in the off-state current. Finally, the bottom-gate staggered p-type TFTs using Cu$_2$O annealed at 700 °C showed a field-effect mobility of ∼0.9 cm$^2$/V·s and an on/off current ratio of ∼3.4 × 10$^2$. Published by AIP Publishing.

[http://dx.doi.org/10.1063/1.4965848]

Cuprous oxide (Cu$_2$O) has come into the spotlight as a promising candidate for achieving p-type metal oxide thin film transistors (TFTs). This is because in contrast to most metal oxide materials with the strong localization of positive holes at the valence band edge consisting mainly of localized O 2$p$ orbitals, Cu$_2$O has chemical bonds with considerable covalency between copper cations and oxygen anions due to the close energy levels of the Cu 3$d$ and O 2$p$ orbitals. This leads to a significant reduction in the localization nature of the valence band maximum (VBM) and therefore more effective hole transport (i.e., high hole mobility). In addition, Cu$_2$O can also be used as a p-type semiconductor layer for solar cells because of its direct band gap characteristic with a high absorption coefficient in the visible region. The Cu$_2$O films can be formed by a variety of methods such as reactive sputtering, pulsed laser deposition (PLD), chemical vapor deposition (CVD), thermal oxidation, radical oxidation by O$_2$ plasma, electrochemical deposition, and sol-gel. Among them, reactive sputtering is a relatively cost-effective method for large area deposition and a simple and conventional process that can directly deposit Cu$_2$O.

However, spatial directivity of non-spherical Cu 3$d$ orbitals mainly forming the VBM makes them sensitive to bonding angle. This leads to severe disorder in films especially in the case of Cu$_2$O formed by reactive sputtering at room temperature (i.e., without substrate heating), thereby degrading hole mobility. Thus, thermal annealing of disordered Cu$_2$O films is necessary in order to obtain a satisfactory hole mobility. However, either oxidation or oxide reduction of copper oxide films easily occurs according to the annealing environment (i.e., air or vacuum), which leads to phase conversion (i.e., Cu$_2$O → CuO or vice versa). To be specific, the oxidation of copper oxide (Cu$_2$O → CuO) occurs by air annealing because of the diffusion of oxygen into films and the following reaction (2Cu$_2$O + O$_2$ → 4CuO), whereas the oxide reduction (CuO → Cu$_2$O → Cu) is induced by vacuum annealing because of the desorption of oxygen under vacuum through the reactions of 4CuO → 2Cu$_2$O + O$_2$ and 2Cu$_2$O → 4Cu + O$_2$. Thus, it is difficult to maintain the phase of Cu$_2$O while improving film quality by thermal annealing, which also limits annealing temperature. For this reason, few groups have performed thermal annealing of sputtered copper oxide to improve the electrical performance of copper oxide TFTs and they also observed the phase conversion of copper oxide. Specifically, Fortunato et al. fabricated Cu$_2$O TFTs annealed at 200 °C in air with a field-effect mobility ($\mu_{FE}$) of 1.2 × 10$^{-3}$ cm$^2$/V·s and the CuO phase appeared in a Cu$_2$O film in the X-ray diffraction pattern. Sung et al. fabricated p-type CuO TFTs with $\mu_{FE}$ of 0.4 cm$^2$/V·s through air annealing of Cu$_2$O. Although Sohn et al. investigated the effects of vacuum annealing on the electrical properties of copper oxide TFTs (the highest $\mu_{FE} = 0.07$ cm$^2$/V·s), they used as-deposited CuO and observed that phase conversion from CuO to Cu$_2$O occurred by vacuum annealing. However, there have been no reports yet on the effects of annealing temperature, especially at a high temperature ≥ 500 °C, on the film properties of sputtered Cu$_2$O and the performance of Cu$_2$O TFTs without the phase conversion by either its oxidation or oxide reduction.

In this paper, it is demonstrated that, by the vacuum annealing of as-deposited Cu$_2$O, it is possible to perform the
thermal treatment of Cu$_2$O up to 700°C without a concern about phase conversion, such as oxidation or reduction. Here, the oxidation is avoided with vacuum annealing, and oxide reduction is also screened since it requires a higher temperature $\geq$800°C in vacuum based on the pressure-temperature diagram in the Cu-O system. This enabled investigation of the pure effects of annealing temperature on the film properties as well as electrical characteristics of Cu$_2$O TFTs without any phase conversion at the temperature range applied here (500–700°C). This has also allowed the fabrication of Cu$_2$O TFTs with $\mu_F$ of 0.9 cm$^2$/V·s that is a higher value compared to those of sputter-deposited copper oxide TFTs using post-deposition annealing.

Cu$_2$O was grown by reactive sputtering using a high target utilization sputtering (HiTUS) system (Plasma Quest Limited), which enables the independent control of Ar plasma density and ion energy by generating the Ar plasma in a remote chamber. The main features and advantages of HiTUS are well described with its schematic diagram in Refs. 17 and 18. The base pressure was $6.0 \times 10^{-6}$ mbar, and then Ar gas was supplied to give a process pressure of $1.5 \times 10^{-3}$ mbar. The reactive sputtering was performed at an RF launch power of 1.2 kW, a DC bias power of 0.95 kW, an oxygen flow rate of 16 sccm, and with no substrate heating. The as-deposited Cu$_2$O was annealed in vacuum in an Aixtron Cambridge NanoInstruments Black Magic 2 system under a base pressure of $9.5 \times 10^{-4}$ mbar at various temperatures for 10 min. Annealing temperature was monitored with an infrared (IR) radiation pyrometer (Infratherm IGA8 plus), and all the samples were unloaded at a chamber temperature of 50°C after a cooling time of 20 min. Film thickness was about 500 nm, which was measured by surface profilometry (Veeco Dektak 200SI). The film characteristics of Cu$_2$O were obtained by a Bruker D8 Discover X-ray diffractometer (XRD), an ATI Unicam UV/Vis spectrometer (UV2–200), and an MMR Technologies Hall Effect Measurement System (K2500–7).

First of all, XRD was used to examine the vacuum annealing effect on the sample microstructure by comparing annealed samples with as-deposited material. As seen in Fig. 1, the intense peak close to 42.33° is detected in the as-deposited film, which is related to the (200) diffraction peak of Cu$_2$O. An increase in vacuum annealing temperature leads to a significant increase in the intensity of the Cu$_2$O (200) peak from 95 cps of the as-deposited film to 4175 cps. The intensity was obtained by subtracting each baseline (i.e., background noise) from the peak maximum. This shows that an increase in vacuum annealing temperature gives rise to more enhancement of film crystallinity, indicating a reduction in disorder in the film. In addition, although Cu$_2$O was exposed to the high temperature of 700°C, the Cu phase is not observed, showing that it is possible to apply the vacuum annealing up to 700°C without oxide reduction to Cu.

For investigating the vacuum annealing effect on the optical band gap, the films deposited on quartz (Spectrosil B) substrates were annealed at different temperatures from 500 to 700°C. As shown in Fig. 2(a), the optical band gap of Cu$_2$O was deduced from the x-intercept of the linear part of the Tauc plot of $(zho)^2$ versus $h\nu$, where $z$, $h$ and $\nu$ are the optical absorption coefficient, the Planck’s constant and the photon frequency, respectively. Figure 2(a) clearly shows that as annealing temperature increases, the extracted optical band gap increases from about 2.28 eV (as-deposited) to 2.43 eV (700°C), which can be attributed to a reduction in band tail states. In order to confirm this, we examined a change in the Urbach tail that is interpreted as the width of tail states caused by the disorder in films. As for the method for extracting the Urbach tail, the optical absorption
coefficient $\alpha(u)$ in the low photon energy range follows the empirical exponential law represented by (1)

$$
\alpha(u) = \alpha_0 \exp \left( \frac{h \nu}{E_u} \right),
$$

(1)

where $\alpha_0$ is a constant and $E_u$ denotes the Urbach energy (i.e., the Urbach tail).20 Equation (1) can be written as $\ln(\alpha) = (1/E_u)(h \nu) - \ln(\alpha_0)$, and as a result the Urbach tails can be extracted from the reciprocal of the slopes of the linear portion of the $\ln(\alpha)$ versus $h \nu$ plot, as shown in Fig. 2(b). This represents that an increase in vacuum annealing temperature leads to a reduction in the Urbach tail from about 220 meV (as-deposited) to 160 meV (500°C), 120 meV (600°C), and 78 meV (700°C), which is clearly evident that widening of the optical band gap results from a reduction in the band tail states. This also indicates a decrease in disorder in the Cu$_2$O film by an increase in annealing temperature, considering the fact that disorder produces band tail states.19–21

As for the vacuum annealing effect on Hall mobility ($\mu_{Hall}$), as shown in Fig. 3(a), $\mu_{Hall}$ improves significantly from about 0.14 to 28 cm$^2$/V·s as vacuum annealing temperature increases. The enhancement of $\mu_{Hall}$ is consistent with a reduction in the hole trapping/de-trapping events by donor-like trap states, arising from a decrease in the valence band tail (i.e., donor-like states) with an increase in annealing temperature, as indicated by a reduction in the Urbach tail. In addition, as shown in Fig. 3(b), an increase in annealing temperature leads to an increase in electrical resistivity from $2.7 \times 10^{13}$ to $1.4 \times 10^{14}$ Ω·cm and a significant reduction in intrinsic carrier density from $1.8 \times 10^{16}$ to $1.7 \times 10^{13}$ cm$^{-3}$.

The bottom-gate staggered p-type Cu$_2$O TFTs were fabricated in order to examine the effects of vacuum annealing temperature on their electrical characteristics. Cu$_2$O was formed on thermally-grown SiO$_2$-coated 4 in. p$^+$-Si wafers with AZ5214E photoresist by a lift-off process. The heavily doped p-type Si wafer was used as a common gate electrode, and the 260-nm-thick thermal SiO$_2$ coating was employed as a gate insulator. The Cu$_2$O active layers were subjected to vacuum annealing at 500, 600, and 700°C. Finally, source/drain (S/D) electrodes were formed on the annealed Cu$_2$O active layers by thermal evaporation (Edwards E306A) of Au and the lift-off process used to achieve a channel width-to-length ratio ($W/L$) of 10 with a channel length of 100 μm. The electrical characteristics were measured by a semiconductor parameter analyzer (HP 4140B) in a dark box at ambient atmosphere.

The transfer characteristics of Cu$_2$O TFTs annealed at 500, 600, and 700°C are shown in Fig. 4(a). They show that the off-state current (scaled for channel width) at $V_{DS} = -5$ V decreases from ~1.35 nA/μm (500°C) to ~0.1 nA/μm (700°C), which results from a decrease in intrinsic carrier density in the Cu$_2$O active layer from ~1.4 $\times 10^{-14}$ cm$^{-3}$ (500°C) to ~1.7 $\times 10^{-13}$ cm$^{-3}$ (700°C). In addition, the on/off current ratio increases from ~3 (500°C) to ~340 (700°C), which is due to an improvement in the transfer characteristic (i.e., $I_{DS}$ modulation by $V_{GS}$) and a reduction in the off-state current. The output characteristics (Figs. 4(b)–4(d)) show that linear and saturation regions become more distinct as annealing temperature increases, and especially Cu$_2$O TFTs annealed at 700°C (Fig. 4(d)) exhibit a clear pinch-off behavior without current crowding in the low $V_{DS}$ region. Fig. 5 shows the linear field-effect mobility ($\mu_{FE}$) as a function of a gate voltage calculated from $\mu_{FE} = (\partial\mu_{DS}/\partial V_{GS}) \times (L/W/C_i V_{DS})$ using the transfer curves at $V_{DS} = -5$ V, where $L$, $W$, and $C_i$ are the channel length, channel width, and gate dielectric capacitance per unit area, respectively. As shown in Fig. 5, the extracted $\mu_{FE}$ improves significantly from ~0.03 cm$^2$/V·s to ~0.9 cm$^2$/V·s as annealing temperature increases from 500 to 700°C. In addition, since the contact resistance ($R_C$) of S/D Ohmic contacts leads to a lower extracted $\mu_{FE}$ than its actual intrinsic value in the channel region,22 the Ohmic contact quality of fabricated Cu$_2$O TFTs should be considered. The channel resistance per unit channel length ($R_{chL}$) and the S/D contact resistance ($2R_C$) were extracted from the slope and $R_T$-intercept of the $R_T$ versus $L$ plot (i.e., $R_T = R_{chL} + 2R_C$; $R_T$ is measured total resistance) using the transmission line method (TLM). We used four TFTs with a fixed channel width (1 mm) and a different channel length ranging from 10 to 100 μm as the TLM patterns. Here, unlike silicon based TFTs, we should note that $R_C$ of metal oxide based TFTs is dependent on $V_{GS}$ since there is no highly doped S/D contact region between the active layer and S/D electrodes.23,24 For this reason, $R_C$ was extracted at various $V_{GS}$ ranging from 0 to ~60 V. As seen in the inset (left-axis) of Fig. 5, the width normalized contact resistance ($R_C/W$) decreases from 160 kΩ·mm (off-state) to 15 kΩ·mm (on-state) with an increase in $V_{GS}$ from 0 to ~60 V. In order to examine the effect of $R_C$ on extracted $\mu_{FE}$, $R_{CH} = R_{chL}/(L = 100 \mu m)$ and $2R_C$ were also compared as shown in the inset (right-axis) of Fig. 5. Considering that the S/D contact resistance ($2R_C$) as a fraction of the total resistance ($R_T = R_{CH} + 2R_C$) is ~10%, it

![FIG. 3. (a) Hall mobility and (b) electrical resistivity and carrier density of Cu$_2$O thin films as a function of the vacuum annealing temperature.](image-url)
is expected that the extracted $\mu_{FE}$ can be enhanced further if the S/D Ohmic contacts are improved. Finally, Cu$_2$O TFTs annealed at 700 °C operated in the enhancement mode with a threshold voltage ($V_T$) of around -30 V and a sub-threshold slope (SS) of ~26 V/dec. The high $V_T$ can be resolved by reducing the thickness of a gate insulator (SiO$_2$) or using a high-$k$ insulator. By doing so, it is also expected to reduce the operating voltage of TFTs. In addition, the high SS indicates that there are high-density interface traps between the gate insulator and Cu$_2$O active layer. Thus, if the interface traps can be reduced by improving the interface quality, then it is expected to lead to not only improvement in SS but also a further enhancement in $\mu_{FE}$.

In conclusion, it is shown that the as-deposited Cu$_2$O can be vacuum annealed to improve the film quality without any phase conversion, and the performance of TFTs also enhances significantly by the resulting improvement in the Cu$_2$O film quality by the enhancement of film crystallinity and a decrease in band tail states. Although further work is required to enhance the interface quality for a further improvement in device performance, these results provide evidence that vacuum annealing of as-deposited Cu$_2$O can be performed up to 700 °C in order to further enhance the Cu$_2$O TFT performance without concern about phase conversion based on the improvement in $\mu_{FE}$ and the on/off current ratio. Finally, the control of intrinsic carrier density in the Cu$_2$O active layer by vacuum annealing can also be a useful technique for reducing the high off-state current; this is essential for the commercial use of Cu$_2$O TFTs.

This work was supported by the Engineering and Physical Sciences Research Council under Grant No. EP/M013650/1. Additional data related to this publication are available at the DSpace@Cambridge data repository (http://www.repository.cam.ac.uk). S.H. would like to thank Hayley Brown from the Plasma Quest Limited for providing beneficial information about her previous research on copper oxide using the HiTUS system. G.R. acknowledges the support of the Cambridge Trusts.