Show simple item record

dc.contributor.authorGuo, Xuanen
dc.contributor.authorMullins, Roberten
dc.date.accessioned2019-10-28T16:10:34Z
dc.date.available2019-10-28T16:10:34Z
dc.identifier.urihttps://www.repository.cam.ac.uk/handle/1810/298102
dc.description.abstractAddress translation and protection play important roles in today's processors, supporting multiprocessing and enforcing security. Historically, the design of the address translation mechanisms has been closely tied to the instruction set. In contrast, RISC-V defines its privileged specification in a way that permits a variety of designs. An important part of the design space is the organisation of Translation Lookaside Buffers (TLBs). This paper presents our recent work on simulating TLB behaviours in multi-core RISC-V systems. Our TLB simulation framework allows rapid, flexible and versatile prototyping of various hardware TLB design choices, and enables validation, profiling and benchmarking of software running on RISC-V systems. We show how this framework can be integrated with the dynamic binary translated emulator QEMU to perform online simulation. When simulating complicated multi-level shared TLB designs, the framework runs at around 400 million instructions per second (MIPS) when simulating an 8-core system. The performance overhead compared to unmodified QEMU is only 18% when the benchmark's L1 TLB miss rate is 1%. We also demonstrate how this tool can be used to explore the instruction-set level design space. We test a shared last-level TLB design that is not currently permitted by the RISC-V's privileged specification. We then propose an extension to RISC-V's virtual memory system design based on these experimental results.
dc.description.sponsorshipPeterhouse Graduate Studentship
dc.rightsAttribution 4.0 International
dc.rights.urihttps://creativecommons.org/licenses/by/4.0/
dc.subjectcs.ARen
dc.subjectcs.ARen
dc.titleFast TLB Simulation for RISC-V Systemsen
dc.typeConference Object
dc.identifier.doi10.17863/CAM.45158
dcterms.dateAccepted2019-04-26en
rioxxterms.versionVoR
rioxxterms.licenseref.urihttp://www.rioxx.net/licenses/all-rights-reserveden
rioxxterms.licenseref.startdate2019-04-26en
dc.contributor.orcidGuo, Xuan [0000-0001-8677-3298]
dc.contributor.orcidMullins, Robert [0000-0002-8393-2748]
rioxxterms.typeConference Paper/Proceeding/Abstracten
dc.identifier.urlhttps://carrv.github.io/en
pubs.conference-nameThird Workshop on Computer Architecture Research with RISC-Ven
pubs.conference-start-date2019-06-22en


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record

Attribution 4.0 International
Except where otherwise noted, this item's licence is described as Attribution 4.0 International