Device and circuit-level performance of carbon nanotube field-effect transistor with benchmarking against a nano-MOSFET.


Change log
Authors
Tan, Michael Loong Peng 
Lentaris, Georgios 
Amaratunga Aj, Gehan 
Abstract

The performance of a semiconducting carbon nanotube (CNT) is assessed and tabulated for parameters against those of a metal-oxide-semiconductor field-effect transistor (MOSFET). Both CNT and MOSFET models considered agree well with the trends in the available experimental data. The results obtained show that nanotubes can significantly reduce the drain-induced barrier lowering effect and subthreshold swing in silicon channel replacement while sustaining smaller channel area at higher current density. Performance metrics of both devices such as current drive strength, current on-off ratio (Ion/Ioff), energy-delay product, and power-delay product for logic gates, namely NAND and NOR, are presented. Design rules used for carbon nanotube field-effect transistors (CNTFETs) are compatible with the 45-nm MOSFET technology. The parasitics associated with interconnects are also incorporated in the model. Interconnects can affect the propagation delay in a CNTFET. Smaller length interconnects result in higher cutoff frequency.

Description
Keywords
Device modeling, HSPICE, Benchmarking, MOSFET, CNTFET, Logic gates
Journal Title
Nanoscale Res Lett
Conference Name
Journal ISSN
1931-7573
1556-276X
Volume Title
Publisher
Springer Science and Business Media LLC